## Carbon nanotube based nonvolatile memory

J. P. Hollingsworth and P. R. Bandaru<sup>a)</sup>

Materials Science Program, Department of Mechanical and Aerospace Engineering, University of California, San Diego, La Jolla, California 92093-0411

(Received 13 June 2005; accepted 7 October 2005; published online 2 December 2005)

We propose the use of carbon-nanotube based vacuum microelectronics for a nonvolatile memory core. A design that can be implemented with state-of-the art nanotube fabrication techniques is presented and nonvolatile memory operation, up to 0.25 GHz, is shown to be feasible through circuit simulations. When integrated with flip-chip technology, this type of memory offers a possible solution to the problem of flash memory scaling coupled with the advantages of high density integrated circuitry and a faster speed of operation. © 2005 American Institute of Physics. [DOI: 10.1063/1.2139847]

Planar flash memory technology based on silicon field effect transistors faces obstacles to further miniaturization. Scaling of the tunneling oxide used in these memory cells is complicated by the incompatible requirements of high programming current and minimal leakage current.<sup>1</sup> The increased voltage needed for hot electron injection is an additional problem. Although the basic tunneling mechanism is attractive, it is widely recognized that alternative materials and new device architectures are imperative for further advances in nonvolatile memory technology. In this letter, we propose a carbon nanotube (CNT) based memory core, which circumvents the issues of transistor scaling and hot electron effects and uses the enhanced field emission<sup>2</sup> that can be obtained from nanometer sized CNTs. The specific advantages of the proposed design include lower power levels due to the higher efficiency of field emission from nanostructures, greater circuit density, a faster speed of operation as the electrons travel in vacuum, greater reliability due to the absence of tunneling through oxide, and immunity to ionizing radiation.

CNTs display exceptional mechanical, chemical and thermal stability and extensive research is being carried out to probe their electrical properties. The controlled growth of metallic carbon nanostructures, in various morphologies, i.e., fibers, cones, etc., with a range of diameters (1-100 nm) and lengths  $(1-100 \ \mu m)$ , through chemical vapor deposition (CVD) techniques, has been well established.3-5 For example, an electric field can be used to orient the nanotubes perpendicular to the substrate.<sup>6</sup> One can obtain regulated field emission<sup>3,7-9</sup> from the tips of these vertical nanotubes, arranged in a triode like arrangement, with the CNT as the cathode. The emission current (I) is determined by the Fowler-Nordheim (FN) relationship:  $I = aV^2 \exp(-b\varphi^{3/2}/\beta V)$ , where V is the applied voltage,  $\varphi$  the work function of the surface and  $\beta$  is the field enhancement factor due to the radius of curvature of the emitting tip (a and b are phenomenological constants). In CNTs,  $\beta$ , the field enhancement factors<sup>2,9</sup> can be as high as 3400 due to the nanometer radius of curvature, which translates to a higher emission current at a given voltage. A gate electrode can be used to construct an active field emission device and avoid the performance trade-offs that plague flash memory tunneling oxide design.<sup>10</sup> A vacuum based field emission system can then replace the hot carrier mechanism used in current technology, allowing a memory cell to be programmed and erased solely via tunneling. There is an added advantage that the active transistors in the memory core can be dispensed with. A higher device speed and a larger current drive are also ensured by operation in vacuum.

It was experimentally observed<sup>9</sup> that field emission from nanotubes can be obtained for up to 1500 h at reasonable vacuum levels of 1 Torr. In current flash memory technology, a field effect transistor within the memory cell and an external sense amplifier are both needed to sense the limited charge that passes through the tunneling oxide. However, the high current capacity of the CNTs—up to 0.2 mA per single nanotube<sup>9</sup>—could eliminate the need for an amplifier within the memory cell. The use of common fabrication techniques and advanced packaging ("flip-chip") technologies,<sup>11</sup> incorporating three-dimensional circuit integration, allow the implementation of the proposed CNT based circuitry.

The cross section of the proposed memory cell is shown in Fig. 1(a) and can be constructed through conventional micro- and nano-fabrication techniques. Note that the memory cell is comprised of both the upper and lower portions of the figure which depict two separate silicon substrates. The substrate-I is ion implanted to create (i) a lightly doped region, which serves as a current limiting resistor  $[R_{R}]$ in Fig. 1(b)], and (ii) an adjacent highly doped region which acts as the Word Line (WL) for the memory cell. A relatively thick ( $\geq 1 \ \mu m$ ) silicon oxide (gate oxide) layer is required to accommodate the vertical CNTs and reduce the gate capacitance, and can be deposited on top through CVD. Subsequently, an overlayer of metal is deposited on the gate oxide and patterned via photolithography to form a Bit Line (BL). Electron beam lithography can then define a gate aperture, through which the oxide and the BL metal layers are etched vertically. A suitable diffusion barrier (e.g., TiN) and catalyst (e.g., Ni, Co, or Fe) are deposited through the gate aperture and a vertical CNT grown by CVD.<sup>3,12</sup> The grown CNT is the field emission tip (cathode) of the nanotube based triode  $N_1$ . The BL acts as the *gate* of triode  $N_1$  and the *anode* of triode  $N_2$  (Fig. 1).

The nanotube triode- $N_2$  is fabricated on substrate-II, and constitutes the second half of the memory cell. Initially, a thin silicon oxide layer (~20 nm) is grown on substrate-II. Metal is deposited onto the oxide and etched into isolated

87, 233115-1

Downloaded 11 Jul 2006 to 132.239.191.103. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

<sup>&</sup>lt;sup>a)</sup>Electronic mail: phandaru@ucsd.edu

<sup>© 2005</sup> American Institute of Physics



FIG. 1. (a) Schematic cross section of the proposed carbon nanotube based nonvolatile read-write memory cell. The cell is constituted of two triodes  $N_1$  and  $N_2$  (outlined) separately assembled on two substrates, and which can be aligned using flip-chip technology. (b) A schematic circuit diagram of the memory cell, placed along with the write line (WL), bit line (BL), and sense line (SL) architecture. Along with the triodes  $N_1$  and  $N_2$ , the storage capacitor  $C_F$ , a current limiting ballast resistor  $R_B$  and the parasitic capacitance  $C_{BL}$  are also shown.

islands using photolithography, forming a floating node capacitor [ $C_F$ , Fig. 1(b)]. This metal also serves as the *anode* of N<sub>1</sub>. A thick oxide layer is laid down, followed by metal deposition. This metal is patterned into the sense line (SL) by photolithography, and the gate oxide is etched away to allow the electron beam of N<sub>1</sub> to reach the floating conductor. Electron beam lithography is then used to define the gate aperture and place the catalyst for nanotube (*cathode*) growth for triode N<sub>2</sub>.

It is to be noted that the fabrication is done separately on substrates-I and II. The substrates are then aligned, for dense integration, using established flip-chip technologies.<sup>11</sup> Alternatively, one can design a sensor system for active registration of the two substrates. In this scheme, the current from a nanotube field emitter on one substrate is sensed by an array of anodes on the other substrate akin to a four-quadrant detection scheme.

A SPICE circuit simulation model, developed for a field emission triode,<sup>13</sup> on the MULTISIM® software platform was used to simulate the proposed memory cell, as shown schematically in Fig. 1(b). The FN parameters are estimated from previous work,<sup>11</sup> where field emission from a gated CNT structure, using a 1.1  $\mu$ m tip-to-gate spacing was reported. While previous work used photolithography to fabricate the structures, we propose the use of electron-beam lithography, which can give a reduced CNT to gate [Fig. 1(a)] spacing, for even higher field emission performance. With a spacing Downleaded 11 Jul 2006 to 132 220 101 103 Padietribution subtr

TABLE I. An overview of the read-write operation of the proposed nonvolatile memory cell. The voltages on the control lines (SL, BL, and WL) are varied to read, write and store logic values of 0 and 1 in the cell.

| Control Lines/Operation | Write 0<br>(V) | Read 0<br>(V) | Write 1<br>(V) | Read 1<br>(V) |
|-------------------------|----------------|---------------|----------------|---------------|
| Sense line (SL)         | 0              | 3             | 0              | 3             |
| Bit line (BL)           | 1.5            | 1.5           | -2             | 1.5           |
| Write line (WL/T)       | -1.5           | 2             | -1.5           | 2             |

of 100 nm, we extrapolate FN coefficients of  $a=0.75 \text{ A/V}^2$ and the factor  $(b\phi^{3/2}/\beta)=50.7 \text{ V}$ . We estimate the bit line capacitance  $[C_{BL}, \text{ Fig. 1(b)}]$  as 46.1 fF, from previous studies on vacuum microelectronic devices.<sup>14</sup> Based on the geometry of devices, the storage node capacitance  $(C_F, \text{ Fig. 1})$  was taken to be 850 aF. The ballast resistor  $(R_B, \text{ Fig. 1})$ , used to limit emitter tip current, was given a value of 50 k $\Omega$ .

Two representative cycles of operation (Table I) of the nonvolatile CNT based memory cell at 0.25 GHz are shown in Fig. 2. The voltage across the storage node capacitance  $(C_F)$  is initially positive—corresponding to a logical value of 1, as it would be after being erased by a read cycle.

(a) Write 0: At 0 ns (Fig. 2), the SL is brought to 0 V so that triode N<sub>2</sub> is turned off during the write cycle. The BL is set to 1.5 V in order to write a 0 to the memory cell (The input to BL is the complement of the data to be written). The WL is brought to  $\sim -1.5$  V, as shown by the voltage at node T [Fig. 1(b)]. The potential difference between T and BL causes current flow through N<sub>1</sub> and charges  $C_F$  to a negative value, giving the memory cell a logical value of zero. Note that this voltage, at F, is not low enough to induce any significant current from N<sub>2</sub>. The ballast resistor ( $R_B$ ) serves to limit the current to 4  $\mu$ A. We note that if the sense line remains at ground (i.e., the circuit remains idle) for one year, N<sub>2</sub> will increase the voltage of T by only 0.2 V, reducing the charge available during the next read cycle by less than 7 %.

(b) Read 0: To read the memory cell, the SL is asserted at 2.6 ns. The BL remains at 1.5 V. The triode N<sub>2</sub> (Fig. 1) turns on in response to the potential difference between its gate (SL) and tip (F), allowing the charge to flow out of  $C_F$ 



FIG. 2. Circuit simulations, at 0.25 GHz, for two read/write cycles of the proposed CNT based nonvolatile memory cell. The voltage of the sense line (SL), bit line (BL), write tip (T) are systematically asserted to write and read logical values of 0 and 1 onto the floating conductor (F).

for even higher field emission performance. With a spacing logical values of 0 and 1 onto the floating conductor (*F*). Downloaded 11 Jul 2006 to 132.239.191.103. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

through triode N<sub>2</sub> into  $C_{BL}$ , decreasing its voltage by ~40 mV. In a real circuit this value would be reduced somewhat by gate current, which has been found to be <1% of the total current in similar devices,<sup>12</sup> and has been neglected in our preliminary model. A sense amplifier could be used to detect this voltage swing.

The voltage of node F tracks the upswing in SL initially, but the tip-gate voltage gradually decreases as SL is held constant, causing N<sub>2</sub> to turn off. This self-limiting behavior protects the tip from over-current damage. During the read cycle, the WL is held high so that N<sub>1</sub> is turned off. Note that this Read process resets the memory cell to a logical value of 1, by charging  $C_F$  to a positive voltage.

(c) Write 1: In order to write a value of 1 to the memory cell, the BL is brought to -2 V, and the SL returned to ground. At 3.9 ns, the WL (node *T*) is then brought to  $\sim$ -1.5 V. Since BL is at a lower potential than *T*, triode N<sub>1</sub> does not turn on and the memory cell retains a logical value of 1.

(d) Read 1: At 6.1 ns, the SL is asserted to a positive voltage, to carry out a second read cycle. The voltage across  $C_F$  is positive and the potential difference between F and SL is not adequate to turn on N2, as was the case at the end of the previous read cycle. Only a negligible amount of charge is transferred from the memory cell and we find that the BL swings by only 0.6 mV, much less than the 40 mV voltage swing encountered in the previous Read cycle. There is no leakage current from  $N_1$  as its emission is shielded by its gate [BL in Fig. 1(b)]. This mode of operation coupled with the rectifying behavior of triode N2 functions allows the memory cell to retain its value until N1 is activated. Since the memory cell can retain either logical value without any external power input, the memory is nonvolatile. The most energy intensive operations in the cycle are reading and writing a value of 0. It should also be pointed out that the Read cycle must always be followed by a Write cycle to replace data that is lost by the destructive Read processes.

The CNT based architecture for a nonvolatile memory core presented in this paper is easily scalable to lower operating voltages and sizes. The additional advantages include the possibilities of higher operating speeds and radiation tolerance. It is hoped that the dual characteristics of tunneling and vacuum based operation in the present design can offer one possible solution to the problems of flash memory scaling and make nanotube based electronics a reality.

- <sup>1</sup>A. Fazio, MRS Bull., 29, 814 (2004).
- <sup>2</sup>Y. Cheng and O. Zhou, C. R. Phys. **4**, 1021 (2003).
- <sup>3</sup>K. B. K. Teo, C. Singh, M. Chhowalla, and W. I. Milne, X, *Encyclopedia of Nanoscience and Nanotechnology*, edited by H. S. Nalwa (American Scientific, Stevenson Ranch, CA, 2004), pp. 1–22.
- <sup>4</sup>L.-H. Chen, J. F. AuBuchon, A. Gapin, C. Daraio, P. R. Bandaru, S. Jin, D.
- W. Kim, I. K. Yoo, and C. M. Wang, Appl. Phys. Lett. 85, 5373 (2004).
  <sup>5</sup>G. S. Duesberg, A. P. Graham, M. Liebau, R. Seidel, E. Unger, F. Kreupl, and W. Hoenlein, Nano Lett. 3, 257 (2003).
- <sup>6</sup>A. V. Melechko, V. I. Merkulov, T. E. McKnight, M. A. Guillorn, K. L. Klein, D. H. Lowndes, and M. L. Simpson, J. Appl. Phys. **97**, 041301 (2005).
- <sup>7</sup>M. A. Guillorn, M. D. Hale, V. I. Merkulov, M. L. Simpson, G. Y. Eres, H. Cui, A. A. Puretzky, and D. B. Geohegan, J. Vac. Sci. Technol. B **21**, 957 (2003).
- <sup>8</sup>G. Pirio, P. Legagneux, D. Pribat, K. B. K. Teo, M. Chhowalla, G. A. J. Amaratunga, and W. I. Milne, Nanotechnology **13**, 1 (2002).
- <sup>9</sup>J.-M. Bonard, J.-P. Salvetat, T. Stöckli, L. Forró, and A. Châtelain, Appl. Phys. A: Mater. Sci. Process. **69**, 245 (1999).
- <sup>10</sup>N. C. Lu, "Flash Memory using micro-vacuum tube technology," U.S. Patent No. 6,344,674, (5 February, 2002).
- <sup>11</sup>C. H. Chao and C. T. Pan, *Technical Proceedings of the 2004 NSTI Nanotechnology Conference and Trade Show* **3**, 472 (2004).
- <sup>12</sup>M. A. Guillorn, A. V. Melechko, V. I. Merkulov, E. D. Ellis, C. L. Britton, M. L. Simpson, D. H. Lowndes, and L. R. Baylor, Appl. Phys. Lett. **79**, 3506 (2001).
- <sup>13</sup>C-W. Lu, C. L.Lee, and J. M. Huang, 9th International Vacuum Microelectronics Conference, St. Petersburg, 63 (1996).
- <sup>14</sup>Vacuum Microelectronics, edited by W. Zhu, 1st ed. (Wiley-Interscience, New York, 2001).